| Seat No.: | Enrolment No. |
|-----------|---------------|
| Seat No.: | Enrolment No  |

## **GUJARAT TECHNOLOGICAL UNIVERSITY**

BE - SEMESTER-VIII • EXAMINATION – SUMMER 2013

| •           |            | Code: 180802 Date: 13/05/2013                                                                                                                                                                                                                                                                           |          |
|-------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| •           |            | Name: VLSI Technologies<br>0:30 am TO 01:00 pm Total Marks: 70                                                                                                                                                                                                                                          |          |
|             | uction     | •                                                                                                                                                                                                                                                                                                       |          |
|             | 2.         | Attempt all questions.  Make suitable assumptions wherever necessary.  Figures to the right indicate full marks.                                                                                                                                                                                        |          |
| Q.1         | (a)<br>(b) | Explain different criteria to be considered to measure the design quality. Discuss basic steps of Fabrication process flow.                                                                                                                                                                             | 07<br>07 |
| Q.2         | (a)        | Explain two technology scaling methods, namely (i) constant field scaling and (ii) constant supply voltage scaling. In particular for both the cases, show analytically by using equations how the doping densities, power dissipation and power density are affected in term of the scaling factor, S. | 07       |
|             | (b)        | Explain basic steps of LOCOS process. What is birdøs beak region?  OR                                                                                                                                                                                                                                   | 07       |
|             | (b)        | Explain major types of MOSFET capacitances and show its variations under different operating conditions and physical parameters.                                                                                                                                                                        | 07       |
| Q.3         | (a)        | Explain the functioning of depletion type NMOS inverter and derive critical voltage points $V_{OH}$ , $V_{OL}$ , $V_{IL}$ and $V_{IH}$ for the same.                                                                                                                                                    | 07       |
|             | (b)        | Derive the equation of threshold voltage for CMOS Inverter circuit. Also prove that for symmetric CMOS (W/L) $_p = 2.5$ (W/L) $_n$ .  OR                                                                                                                                                                | 07       |
| Q.3         | (a)        | Explain different physical parameters affecting the threshold voltage of MOS structure.                                                                                                                                                                                                                 | 07       |
|             | <b>(b)</b> | Consider a CMOS inverter circuit with the following parameters: VDD = 3.3 V, $V_{TO,n} = 0.6 \text{ V}$ , $V_{TO,p} = 60.7 \text{ V}$ , $k_n = 200 \ \mu\text{A/V}^2$ , $k_p = 80 \ \mu\text{A/V}^2$ . Calculate the noise margin of the circuit.                                                       | 07       |
| Q.4         | (a)        | Derive the expression for PHL. Draw input and output waveform during high to low transition of output for CMOS Inverter.                                                                                                                                                                                | 07       |
|             | (b)        | Implement following Boolean functions using CMOS Transmission Gate(TG):  (i) F1 = AB + A¢C¢ + AB¢C  (ii) F2 = AB + A¢B¢  OR                                                                                                                                                                             | 07       |
| Q.4         | (a)        | Explain CMOS Transmission Gate in detail.                                                                                                                                                                                                                                                               | 07       |
| <b>~•</b> • | (b)        | Explain CMOS D ó Latch and edge triggered Flip-Flop.                                                                                                                                                                                                                                                    | 07       |
| Q.5         | (a)<br>(b) | Discuss NORA CMOS Logic. Discuss Scan Based Techniques for Testing.  OR                                                                                                                                                                                                                                 | 07<br>07 |
| Q.5         | (a)<br>(b) | Explain Voltage Bootstrapping.  Describe different Ad HOC testable design techniques.                                                                                                                                                                                                                   | 07<br>07 |
|             |            |                                                                                                                                                                                                                                                                                                         |          |

\*\*\*\*\*