## **GUJARAT TECHNOLOGICAL UNIVERSITY** BE - SEMESTER-V • EXAMINATION – SUMMER • 2014

Subject Code: 151003

### Date: 13-06-2014

# Subject Name: Integrated Circuits and Applications

Time: 10.30 am - 01.00 pm

### **Total Marks: 70**

Instructions:

- 1. Attempt all questions.
- 2. Make suitable assumptions wherever necessary.
- **3.** Figures to the right indicate full marks.
- 4. Parameters of 741 IC are: A (open loop gain) =  $2 \times 10^5$ ,  $R_i = 2 M\Omega$ ,  $R_o = 75 \Omega$ ,  $f_o \approx 5$  Hz, Supply voltages =  $\pm 15$  V, output voltage swing =  $\pm 13$  V.
- **Q.1** (a) (1) Op-amp (741) IC with an open loop gain equal to  $2 \times 10^5$  is used in open loop mode. Supply voltage is  $\pm 15$  V. Find out output voltage if (a)  $V_{id} =$ -20 mV, and (b)  $V_{id} = 50 \mu$ V.  $V_{id}$  is input differential voltage across positive and negative input terminals of op-amp. (2) Define following terms for op-amp: (a) CMRR, (b) SVRR, (c) Slew Rate, and (d) Output voltage swing.
  - (b) Design non-inverting op-amp (741) based amplifier which has feedback 07 resistance ( $R_F$ ) equal to 10 k $\Omega$  and closed loop gain of 11. For this circuit, calculate  $R_{iF}$ ,  $R_{oF}$ ,  $f_F$ , and  $V_{ooT}$  (total output offset voltage with feedback).
- Q.2 (a) Draw two op-amp based differential amplifier and derive expression for its 07 gain, input and output resistances, and bandwidth.
  - (b) Discuss design steps for input offset voltage compensating network.

07

### OR

- (b) For an inverting amplifier with a gain equal to -100 and feedback resistance of 47 k $\Omega$ , determine maximum possible output offset voltage due to (1) input offset voltage of 6 mV, and (2) Input bias current of 500 nA. What value of R<sub>OM</sub> is needed to reduce offset voltage effect due to the effect of input bias current?
- Q.3 (a) Draw schematic of single supply based op-amp AC inverting amplifier. 07 Explain its working along with necessary input and output waveforms.
  - (b) Design a practical op-amp based integrator such that peak gain is 20 dB and the gain is 3 dB down from its peak value at w equal to 10,000 rad/s. Use capacitance of 0.01  $\mu$ F.

### OR

- Q.3 (a) Describe the operation of differential instrumentation amplifier which uses 07 resistive transducer in a bridge circuit. Show that the output voltage is directly proportional to the change in resistance value of a transducer.
  - (b) Draw and explain working of basic differentiator circuit. What are the **07** limitations of this circuit? How it can be corrected?
- Q.4 (a) Explain working of op-amp based Schmitt trigger circuit along with 07 schematic and input/output waveforms.
  - (b) Illustrate operation of op-amp based triangular wave generator circuit with 07 necessary waveforms as well as mathematical steps.

### OR

- Q.4 (a) Draw op-amp based full wave rectifier (absolute-value) circuit. Explain its 07 working with necessary input/output waveforms.
  - (b) Discuss operation of op-amp based saw-tooth wave generator circuit with 07 relevant diagram and waveforms.

| Q.5 | <b>(a)</b> | Describe operation of each block of phase locked loop. List out PLL applications. | 07 |
|-----|------------|-----------------------------------------------------------------------------------|----|
|     | <b>(b)</b> | Draw Sallen-key low-pass filter circuit and obtain its transfer function.         | 07 |
| Q.5 | (a)        |                                                                                   | 07 |

(b) Sketch Delyiannis-Friend circuit and obtain its transfer function. 07

\*\*\*\*\*