# **GUJARAT TECHNOLOGICAL UNIVERSITY**

## BE - SEMESTER-III(New) • EXAMINATION - WINTER 2016

Subject Code:2131004

**Subject Name:Digital Electronics** 

Time:10:30 AM to 01:00 PM

#### Instructions:

- 1. Attempt all questions.
- 2. Make suitable assumptions wherever necessary.
- 3. Figures to the right indicate full marks.

### Q.1 Do as directed.

- $\mathbf{1} \quad (56)_{16} = (?)_{10}$
- $\mathbf{2} \quad (32)_{10} = (?)_2$
- **3** Bubbled OR gate is also called\_\_\_\_\_.
- 4 Define: Fan in
- **5** Define: Noise Margin
- 6 Design a NOT gate using a two input Ex-OR gate.
- 7 Which logic family is the fastest logic family?
- 8 Why ROMs are called nonvolatile memory?
- **9** What is the significance of the *J* and *K* terminals on the J-K flip-flop?
  - (a) There is no known significance in their designations.
  - (b) The *J* represents "jump," which is how the Q output reacts whenever the clock goes high and the *J* input is also HIGH.
  - (c) The letters were chosen in honor of Jack Kilby, the inventory of the integrated circuit.
  - (d) All of the other letters of the alphabet are already in use.
- 10 How many inputs are required for a 1-of-16 decoder?
  - (a) 2 (b) 4 (c) 8 (d) 12
- 11 State the distributive property of Boolean algebra.
- 12 Which logic family consumes the less power?
- 13 Define : Negative Logic
- **14** How many flip fops are required to count the sequence from 0 to 63?

| Q.2 | (a)        | Why NAND gate is known as universal gate?                       | 03 |
|-----|------------|-----------------------------------------------------------------|----|
| •   | <b>(b)</b> | Find the 10's complement of the following:                      | 04 |
|     |            | $(1) (935)_{11} (2) (6106)_{10}$                                |    |
|     | (c)        | Design 3-bit parity generator circuit using even parity bit.    | 07 |
|     |            | OR                                                              |    |
|     | (c)        | Using D as the VEM, reduce                                      | 07 |
|     |            | Y = A'B'C'D' + A'B'CD' + AB'C'D' + AB'C'D + AB'CD' + AB'CD.     |    |
| Q.3 | <b>(a)</b> | Obtain the truth table of the function: $F = xy + xy' + y'z$ .  | 03 |
| -   | <b>(b)</b> | Explain RS flip flop in detail.                                 | 04 |
|     | (c)        | Explain full adder and design a full adder circuit using 3 to 8 | 07 |
|     |            | decoder and two OR gates.                                       |    |
|     |            | OR                                                              |    |
| Q.3 | <b>(a)</b> | Design one bit magnitude comparator.                            | 03 |
|     | <b>(b)</b> | Implement the given function using multiplexer.                 | 04 |
|     |            | $F(A, B, C) = \Sigma(1, 3, 5, 6)$                               |    |

- (c) Design BCD to Excess-3 code convertor circuit. (d) Show that (A + C) (A + D) (B + C) (B + D) = AB + CD(b) Explain Moore machine. (c) Design Module 2 counter using T flip flop
  - (c) Design Modulo-8 counter using T flip flop. 07

Date:06/01/2017

14

## OR

| Q.4 | (a)<br>(b)<br>(c) | Explain edge triggering and level triggering.<br>Explain 4 bit serial in serial out shift register.<br>Design 3-bit synchronous up counter using T flip flop. | 03<br>04<br>07 |
|-----|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| Q.5 | (a)               | Give classification of logic families. Also list the characteristics of digital IC.                                                                           | 03             |
|     | <b>(b)</b>        | Explain Half Adder circuit with neat diagram.                                                                                                                 | 04             |
|     | (c)               | Write short note on Read Only Memory (ROM).                                                                                                                   | 07             |
|     |                   | OR                                                                                                                                                            |                |
| Q.5 | <b>(a)</b>        | What is race around condition in JK flip flop.                                                                                                                | 03             |
| c   | <b>(b</b> )       | How does a counter works as frequency divider? Explain with suitable example.                                                                                 | 04             |
|     | (c)               | A combinational logic circuit is defined by the functions:                                                                                                    | 07             |
|     | . ,               | $F_1 = \Sigma$ (3, 5, 6, 7) and $F_2 = \Sigma$ (0, 2, 4, 7). Implement the circuit with a PLA having three inputs, four product terms and two outputs.        |                |

\*\*\*\*\*