Seat No.: \_\_\_\_

Enrolment No.\_\_\_\_

## **GUJARAT TECHNOLOGICAL UNIVERSITY**

BE - SEMESTER-IV(New) • EXAMINATION - WINTER 2016

Subject Code:2140707 Subject Name:Computer Organization

## Time:02:30 PM to 05:00 PM

**Total Marks: 70** 

Date:22/11/2016

## Instructions:

- 1. Attempt all questions.
- 2. Make suitable assumptions wherever necessary.
- 3. Figures to the right indicate full marks.

|     |     |                                                                                           | MARKS |
|-----|-----|-------------------------------------------------------------------------------------------|-------|
| Q.1 |     | Short Questions                                                                           | 14    |
|     | .1  | What does this mean: $R2 \leftarrow R1$ ?                                                 | 01    |
|     | .2  | What does this mean: T0: R4 $\leftarrow$ R0?                                              | 01    |
|     | .3  | What is a Bus?                                                                            | 01    |
|     | .4  | What is a Three-State-Buffer?                                                             | 01    |
|     | .5  | What is a Logical Shift?                                                                  | 01    |
|     | .6  | What is an Arithmetic Shift?                                                              | 01    |
|     | .7  | What is a Program Counter?                                                                | 01    |
|     | .8  | What is an Accumulator?                                                                   | 01    |
|     | .9  | What is an ALU?                                                                           | 01    |
|     | .10 | What is an Instruction Register?                                                          | 01    |
|     | .11 | What do you understand by Memory Address?                                                 | 01    |
|     | .12 | What is a Carry Falg?                                                                     | 01    |
|     | .13 | Explain Instrction Fetch.                                                                 | 01    |
|     | .14 | Explain Instrction Decode.                                                                | 01    |
|     |     |                                                                                           |       |
| Q.2 | (a) | Draw diagram of Control Unit of a Basic Computer.                                         | 03    |
|     | (b) | With the help of diagram of Q: 2(a), explain the Instruction Execution.                   | 04    |
|     | (c) |                                                                                           |       |
|     | (0) | For the basic computer shown at Q: 2(a), explain following instructions:                  | 07    |
|     |     | 1. LDA                                                                                    |       |
|     |     | 2. ADD                                                                                    |       |
|     |     | 3. AND                                                                                    |       |
|     |     | 4. CLA                                                                                    |       |
|     |     | OR                                                                                        |       |
|     | (c) |                                                                                           |       |
|     | (0) | For the basic computer shown at Q: 2(a), explain following instructions:                  | 07    |
|     |     | 1. BUN                                                                                    |       |
|     | ĺ   | 2. BSA                                                                                    |       |
|     |     | 3. CIL                                                                                    |       |
|     |     | 4. SZE                                                                                    |       |
| Q.3 | (a) | Evaluin with alar dia and the second                                                      |       |
| Q.5 | (a) | Explain with clear diagrams, how data can be input to the computer using INP instruction. | 03    |
|     | (b) | Explain the DMA operation.                                                                | 04    |
|     | (c) | Explain how Input/Output can be performed using interrupts.                               | 07    |
|     |     | OR                                                                                        |       |

| Q.3      | (a)         | What do you understand by Addressing Modes?                                                              | 03  |
|----------|-------------|----------------------------------------------------------------------------------------------------------|-----|
| <u>x</u> | (b)         | List different types of addresing modes and explain the one                                              | 04  |
|          | (-)         | which refers to the memory indirectly, with diagrams.                                                    |     |
|          | (c)         | What is an Assembeler? With clear flow-charts for first and                                              | 07  |
|          |             | second pass, explain its working.                                                                        |     |
|          |             |                                                                                                          |     |
| Q.4      | <b>(</b> a) | Explain what do you understand by:                                                                       | 03  |
|          |             | 1. Cache Memories                                                                                        |     |
|          |             | 2. Virtual Memories                                                                                      |     |
|          | (b)         | For Cache Memories explain:                                                                              | 04  |
|          |             | 1. Direct Mapping Algorithm                                                                              |     |
|          |             | 2. Set Associative Mapping                                                                               |     |
|          | (c)         | Explain with the help of a diagram the working of a basic                                                | 07  |
|          |             | computer, which uses Micro-Programmed Control.                                                           |     |
|          |             | OR                                                                                                       |     |
| Q.4      | <b>(</b> a) |                                                                                                          | 03  |
|          |             | performance?                                                                                             | 0.4 |
|          | (b)         | Develop an algorithm for multiplication of two binary<br>numbers, which are stored as per floating point | 04  |
|          |             | 1 0 1                                                                                                    |     |
|          | (0)         | representation.<br>What are RISC processors? What are advanatges of RISC                                 | 07  |
|          | (c)         | architecture over traditinal CISC architecture? State important                                          | 07  |
|          |             | characteristics of RISC processors.                                                                      |     |
|          |             |                                                                                                          |     |
| Q.5      | (a)         | Explain Vector Processing.                                                                               | 03  |
|          | (b)         | Explain Flynn's taxonomy for classifying parallel processors.                                            | 04  |
|          | l`´         | Explain each class.                                                                                      |     |
|          | (c)         | Explain any two interconnection structures that make it                                                  | 07  |
|          |             | possible to form a multiprocessor system, with diagrams.                                                 |     |
|          |             | OR                                                                                                       |     |
| Q.5      | (a)         | What are advantages of Serial Data Transmission of data?                                                 | 03  |
|          | (b)         | Explain what is Cache Coherence?                                                                         | 04  |
|          | (c)         | Explain clearly Inter-processor Communication and                                                        | 07  |
|          |             | Synchronization in the context of Multiprocessors.                                                       |     |

\*\*\*\*