| Seat No.: | Enrolment No. |
|-----------|---------------|
|-----------|---------------|

Subject code: 140701

## **GUJARAT TECHNOLOGICAL UNIVERSITY**

B. E. - SEMESTER – IV • EXAMINATION – WINTER 2012

Date: 27/12/2012

| Subject Name: Microprocessor and Interfacing |             |                                                                                            |           |
|----------------------------------------------|-------------|--------------------------------------------------------------------------------------------|-----------|
| Time                                         | e: 02       | 2.30 pm - 05.00 pm Total Marks: 70                                                         |           |
| Instr                                        | uct         | ions:                                                                                      |           |
|                                              | 1.          | Attempt any five questions.                                                                |           |
|                                              | 2.          | Make suitable assumptions wherever necessary.                                              |           |
|                                              | 3.          | Figures to the right indicate full marks.                                                  |           |
| Q.1                                          | (a)         | Sketch the architectural block of 8085 microprocessor and explain each                     | 07        |
| Q.1                                          | (a)         | block in short.                                                                            | U/        |
|                                              | <b>(b)</b>  |                                                                                            | 07        |
|                                              | ()          | control bus.                                                                               |           |
| <b>Q.2</b>                                   | (a)         | What is instruction cycle? Explain using waveforms the fetch & execute                     | <b>07</b> |
|                                              |             | cycle with reference of clock.                                                             |           |
|                                              | <b>(b)</b>  | Distinguish between higher & lower level languages with an example of                      | <b>07</b> |
|                                              |             | each. OR                                                                                   |           |
|                                              | <b>(b)</b>  | 1 6                                                                                        | 07        |
| Q.3                                          | (a)         | 6 6                                                                                        | 07        |
|                                              | <b>(b</b> ) | flag bits affected.                                                                        |           |
|                                              | <b>(b)</b>  | Write an AL progam illustatating Arithmatic & logic group of instructions.  OR             |           |
| Q.3                                          | (a)         |                                                                                            | 07        |
| Q.S                                          | (b)         |                                                                                            | 07        |
| <b>Q.4</b>                                   | (a)         |                                                                                            | 07        |
|                                              | ()          | three registers in nested loop.                                                            |           |
|                                              | <b>(b)</b>  | •                                                                                          | <b>07</b> |
|                                              |             | software interrupts.                                                                       |           |
|                                              |             | OR                                                                                         |           |
| Q.4                                          | (a)         |                                                                                            | 07        |
| Q.4                                          | <b>(b)</b>  |                                                                                            | 07        |
| Q.5                                          | (a)         |                                                                                            | 07        |
|                                              | <b>(b</b> ) | example.  Point out the valid and invalid instructions. Correct the invalid ones.          | 07        |
|                                              | (D)         | MVI AB                                                                                     | U/        |
|                                              |             | LDA BD                                                                                     |           |
|                                              |             | MOV 05                                                                                     |           |
|                                              |             | ANI 0B                                                                                     |           |
|                                              |             | MOV H,L                                                                                    |           |
|                                              |             | LDAX B                                                                                     |           |
|                                              |             | STA C000                                                                                   |           |
|                                              |             | OR                                                                                         | . –       |
| Q.5                                          | (a)         |                                                                                            | 07        |
|                                              | <b>(b)</b>  | 1                                                                                          | 07        |
|                                              |             | (i) Programmable peripheral Interfacing device                                             |           |
|                                              |             | (ii) Programmable timer/counter interfacing device (iii)Programmable DMA controller device |           |
|                                              |             | (iv)Programmable keyboard/display interfacing device.                                      |           |
|                                              |             | (11)1 Togrammatic Reyboard/display micriacing device.                                      |           |

\*\*\*\*\*