| Seat N | o.:         |                                                                                                                                                                                          |          |
|--------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|        |             | GUJARAT TECHNOLOGICAL UNIVERSITY                                                                                                                                                         |          |
|        |             | MCA- V <sup>th</sup> SEMESTER-EXAMINATION -JUNE - 2012                                                                                                                                   |          |
| •      |             | de: 650012 Date: 15/06                                                                                                                                                                   | /2012    |
| •      |             | me: Software Development for Embedded System (SD-ES)                                                                                                                                     |          |
|        |             | 0 pm – 05:00 pm Total Mar                                                                                                                                                                | ks: 70   |
| Instr  | uctio       | ns:                                                                                                                                                                                      |          |
| 1.     | Attem       | npt all questions.                                                                                                                                                                       |          |
| 2.     |             | suitable assumptions wherever necessary.                                                                                                                                                 |          |
| 3.     | _           | es to the right indicate full marks.                                                                                                                                                     |          |
| Q.1    | (a)         | 1. What is NRE cost?                                                                                                                                                                     | 02       |
|        |             | 2. Draw a standard template for (if-else if-else) condition for drawing FSMD.                                                                                                            | 02       |
|        |             | 3. Draw the basic architecture of general purpose processor.                                                                                                                             | 02       |
|        | <i>a</i> >  | 4. Define Timer?                                                                                                                                                                         | 01       |
|        | <b>(b)</b>  | <ol> <li>Compose 1k x 8 ROMs into 1k x 16 ROMs.</li> <li>Draw two-level bus architecture.</li> </ol>                                                                                     | 02       |
|        |             | <ul><li>3. What is zero-bias error? Explain zero-bias adjustment process in</li></ul>                                                                                                    | 02<br>03 |
|        |             | digital camera.                                                                                                                                                                          | 0.5      |
| Q.2    | (a)         | List common design metrics. Explain time-to-market and performance design metrics.                                                                                                       | 07       |
|        | (b)         | What do you mean by integrated chip (IC)? What do you mean by IC technology? In this context briefly explain and exemplify the different design styles involved in IC design technology. | 07       |
|        | <b>(L.)</b> | OR                                                                                                                                                                                       | 07       |
|        | <b>(b)</b>  | Write an efficient algorithm for finding the GCD of two integer                                                                                                                          | 07       |
|        |             | numbers. Also explain how the FSMD for this can be optimized.                                                                                                                            |          |
| Q.3    | (a)         | With suitable examples, enumerate the use of ADC (Analog to Digital Converter) in most popular embedded systems.                                                                         | 07       |
|        | <b>(b)</b>  | Explain the features of EEPROM, SRAM and OTP ROM.                                                                                                                                        | 07       |
|        | (6)         | OR                                                                                                                                                                                       | 07       |
| Q.3    | (a)         | Explain in brief about Application Specific Instruction-Set Processors (ASIP).                                                                                                           | 07       |
|        | <b>(b)</b>  | Describe fully associative and two-way set associative cache mapping techniques.                                                                                                         | 07       |
| Q.4    | (a)         | Explain interrupt-driven I/O using fixed ISR location with figure.                                                                                                                       | 07       |
|        | <b>(b)</b>  | Explain the requirement specification of simple digital camera. <b>OR</b>                                                                                                                | 07       |
| Q.4    | (a)         | Write a short note on priority arbiter and daisy-chain arbitration.                                                                                                                      | 07       |
|        | <b>(b)</b>  | Explain the digital camera design using microcontroller and CCDPP.                                                                                                                       | 07       |
| Q.5    | (a)         | Describe Linker/Locators for Embedded Software.                                                                                                                                          | 07       |
|        | <b>(b)</b>  | Describe objections of testing embedded system code on host systems.                                                                                                                     | 07       |

Q.5

(a)

**(b)** 

any one in detail.

OR Explain PROM programmers and ROM Emulators for getting **07** embedded software into the target system. List different laboratory tools for testing embedded system. Explain **07** \*\*\*\*\* Page 1 of 1