## **GUJARAT TECHNOLOGICAL UNIVERSITY** M. E. - SEMESTER – II • EXAMINATION – SUMMER • 2013

| Subject code: 1724207Date: 07-06-201Subject Name: Handware Software Co Design           |            | 3                                                                                                                                                                                                                                                                   |          |
|-----------------------------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Subject Name: Hardware Software Co-Design<br>Time: 10.30 am – 01.00 pm<br>Instructions: |            |                                                                                                                                                                                                                                                                     |          |
| Ins                                                                                     | 1.<br>2.   | tions:<br>Attempt all questions.<br>Make suitable assumptions wherever necessary.<br>Figures to the right indicate full marks.                                                                                                                                      |          |
| Q.1                                                                                     | (a)<br>(b) | Briefly explain the typical Codesign process.<br>Hardware Software Co Design plays an important role in the field of<br>engineering. Discuss it.                                                                                                                    | 07<br>07 |
| Q.2                                                                                     | (a)<br>(b) | Briefly discuss the level of abstraction with reference to HSCD.<br>What are the differences between state charts and spec charts? Explain any one.<br><b>OR</b>                                                                                                    | 07<br>07 |
|                                                                                         | <b>(b)</b> | Compare VHDL & Verilog.                                                                                                                                                                                                                                             | 07       |
| Q.3                                                                                     | (a)<br>(b) | How state machine model helps to design three floor elevators? Discuss it.<br>Write a note on state oriented models and compare it.<br><b>OR</b>                                                                                                                    | 07<br>07 |
| Q.3                                                                                     | (a)<br>(b) | Discuss Queuing models.<br>Explain 'Capture & Simulate' and 'Design & Synthesize'.                                                                                                                                                                                  | 07<br>07 |
| Q.4                                                                                     | (a)<br>(b) | Write a note on VLIW architecture.<br>Briefly discuss data driven concurrency.<br><b>OR</b>                                                                                                                                                                         | 07<br>07 |
| Q.4                                                                                     | (a)<br>(b) | Write a note on SDL.<br>Explain the difference between functional and structural partitioning.                                                                                                                                                                      | 07<br>07 |
| Q.5                                                                                     | (a)<br>(b) | Discuss partitioning issues.<br>Explain simulated annealing algorithm.<br><b>OR</b>                                                                                                                                                                                 | 07<br>07 |
| Q.5                                                                                     | (a)<br>(b) | <ul> <li>Explain Accuracy Vs Speed in terms of estimation issues. Also explain fidelity.</li> <li>Define following. <ul> <li>a. Hardware programmability</li> <li>b. FPGA</li> <li>c. Modeling</li> <li>d. Validation</li> <li>e. Scheduling</li> </ul> </li> </ul> | 07<br>07 |

\*\*\*\*\*