| Sea                                                                                                                                                                                                                                                                                                                                                                                                                                        | t No.:     | Enrolment No GUJARAT TECHNOLOGICAL UNIVERSITY                                                                                                         |          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| GUJARAT TECHNOLOGICAL UNIVERSITY         M. E SEMESTER – II • EXAMINATION – SUMMER • 2014         Subject code: 1724202       Date: 18-06-2014         Subject Name: Testing and Verification of VLSI Design         Time: 02:30 pm - 05:00 pm       Total Marks: 70         Instructions:         1. Attempt all questions.         2. Make suitable assumptions wherever necessary.         3. Figures to the right indicate full marks. |            |                                                                                                                                                       |          |
| Q.1                                                                                                                                                                                                                                                                                                                                                                                                                                        | (a)<br>(b) | Explain the importance of verification.<br>What are the different types of coverage? Explain each with necessary<br>examples.                         | 07<br>07 |
| Q.2                                                                                                                                                                                                                                                                                                                                                                                                                                        | · ·        | Discuss verification versus testing.<br>Discuss on Problems for Design Reuse?                                                                         | 07<br>07 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                            | (b)        | Give the comparison between third party model and hardware modeler.                                                                                   | 07       |
| Q.3                                                                                                                                                                                                                                                                                                                                                                                                                                        | (a)<br>(b) | Explain the scan based testing.<br>Explain the TYPE I and TYPE II mistake with reference to verification.<br>OR                                       | 07<br>07 |
| Q.3                                                                                                                                                                                                                                                                                                                                                                                                                                        | (a)<br>(b) | What is the use of wave form viewer? What are the limitations of wave form viewer?<br>With suitable example explain the single stuck-at fault theory. | 07<br>07 |
| Q.4                                                                                                                                                                                                                                                                                                                                                                                                                                        | (a)<br>(b) | Describe the Test bench generation process.<br>Explain the following terms.<br>I. Testability.<br>II. Controllability.<br>III. Observability.         | 07<br>07 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                            |            | OR                                                                                                                                                    | . –      |
| Q.4                                                                                                                                                                                                                                                                                                                                                                                                                                        | (a)        | Implement the two input NAND gate with CMOS inverter and find out the complete test vector set for all the transistors are stuck open or stuck short. | 07       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                            | (b)        | What is the difference between online BIST and Offline BIST.? Explain the ATPG in brief.                                                              | 07       |
| Q.5                                                                                                                                                                                                                                                                                                                                                                                                                                        | (a)<br>(b) | Discuss on VLSI technology trend õIncreasing transistor Densityö.<br>Explain the conflicting requirements of go/no-go testing.                        | 07<br>07 |
| 05                                                                                                                                                                                                                                                                                                                                                                                                                                         | (9)        | OR<br>Explain the Cycle-Free Circuits with example                                                                                                    | 07       |

Q.5(a) Explain the Cycle-Free Circuits with example.07(b) Explain Bridging Faults and State Coupling Faults.07

\*\*\*\*\*