|            | Sea        | at No.: Enrolment No.                                                                                                                                                                                                                                                                                                                                                         |          |
|------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|            |            | GUJARAT TECHNOLOGICAL UNIVERSITY                                                                                                                                                                                                                                                                                                                                              |          |
|            |            | M.E –II <sup>st</sup> SEMESTER–EXAMINATION – JULY- 2012                                                                                                                                                                                                                                                                                                                       |          |
|            | Su         | bject code: 1722602 Date: 09/07/2012                                                                                                                                                                                                                                                                                                                                          |          |
|            |            | bject Name: CMOS Circuit Design II                                                                                                                                                                                                                                                                                                                                            |          |
|            |            | me: 10:30 am – 13:00 pm Total Marks: 70                                                                                                                                                                                                                                                                                                                                       |          |
|            |            | structions:                                                                                                                                                                                                                                                                                                                                                                   |          |
|            | 111        |                                                                                                                                                                                                                                                                                                                                                                               |          |
|            |            | 1. Attempt all questions.                                                                                                                                                                                                                                                                                                                                                     |          |
|            |            | <ol> <li>Make suitable assumptions wherever necessary.</li> <li>Figures to the right indicate full marks.</li> </ol>                                                                                                                                                                                                                                                          |          |
| Q.1        | (a)        |                                                                                                                                                                                                                                                                                                                                                                               | 07       |
|            | <b>(b)</b> | 1                                                                                                                                                                                                                                                                                                                                                                             | 07       |
| Q.2        | (a)        | How does the op-amp input offset voltage affect the output voltage in temperature independent voltage reference circuit? What are the solutions to solve this problem? Draw the final circuit which has the less effect of op-amp input offset voltage.                                                                                                                       | 07       |
|            | <b>(b)</b> | Derive expression for $\Delta V_{BE}/\Delta T$ in voltage reference circuit when variation in $I_C$ w. r. t. temperature is taken into account. What do you understand by PTAT current?<br>$\mathbf{OR}$                                                                                                                                                                      | 07       |
|            | <b>(b)</b> | <ol> <li>How can you realize a voltage source which has positive temperature coefficient? Justify your answer with necessary mathematical analysis.</li> <li>Discuss the compatibility of implementation of BJT based current/voltage reference</li> </ol>                                                                                                                    | 07       |
| Q.3        | (a)        | 1. Small transients appearing in input phase                                                                                                                                                                                                                                                                                                                                  | 07       |
|            | <b>(b)</b> | 2. Small transients appearing in input frequency Explain with necessary waveforms. Draw simple charge pump PLL, explain its working and derive its transfer function. Show that it is unstable. How would you make it stable?                                                                                                                                                 | 07       |
|            |            | OR                                                                                                                                                                                                                                                                                                                                                                            |          |
| Q.3        | (a)        | In implementation of basic charge pump PLL, if there is a time gap of $\Delta t$ in turning ON of two switches, what could be its effect on control voltage of VCO? How can you avoid this situation? What can be the solution to this problem? Explain with necessary waveforms.                                                                                             | 07       |
|            | <b>(b)</b> | Explain the charge sharing problem which originates due to finite capacitances seen at the drains of current sources in basic charge pump PLL. What is the solution to this problem? Draw necessary circuit schematics and waveforms.                                                                                                                                         | 07       |
| <b>Q.4</b> | (a)        | What are the different issues to be considered in design of sense amplifier? Draw basic sense amplifier circuit and discuss its working.                                                                                                                                                                                                                                      | 07       |
|            | <b>(b)</b> | Draw block diagram of single slope serial ADC and explain its working.  OR                                                                                                                                                                                                                                                                                                    | 07       |
| Q.4        | (a)        | Draw circuit schematic of sense amplifier which has rail-to-rail input range, minimum kickback noise and "no memory." Discuss its working and justify that it has above mentioned features.                                                                                                                                                                                   | 07       |
| Q.5        | (b)<br>(a) | Draw and explain working of charge scaling DACs.  Explain working of CMOS analog multiplier with necessary mathematical analysis and circuit schematic.                                                                                                                                                                                                                       | 07<br>07 |
|            | <b>(b)</b> | How would you increase the gain bandwidth product of the conventional op-amp? Explain your approach in detail.                                                                                                                                                                                                                                                                | 07       |
| 0.5        | OR         |                                                                                                                                                                                                                                                                                                                                                                               |          |
| Q.5        | (a)<br>(b) | Draw and explain the working of Dickson charge pump.  Which are the two main noise components contributed by MOSFETs? How can we reduce them in MOSFET-based op-amps? List out design techniques for low-noise op-amps. Discuss the significance of low noise op-amps from application point of view. Draw circuit schematic of one of the architectures of low-noise op-amp. | 07<br>07 |