| Seat N | .:  |            |                                                                                            | Enrolment No |  |
|--------|-----|------------|--------------------------------------------------------------------------------------------|--------------|--|
|        |     |            | GUJARAT TECHNOLOGICAL UNIVERSITY M. E SEMESTER – I • EXAMINATION – WINTER • 2013           |              |  |
| Subje  | ect | cod        | le: 715403N Date: 03-01-2014                                                               | 4            |  |
| _      |     |            | me: Electronic System Design                                                               |              |  |
| Time   | : 1 | 0.30       | 0 am - 01.00 pm Total Marks: 70                                                            |              |  |
| Instr  | uc  | tio        | ıs:                                                                                        |              |  |
|        | 1.  | At         | tempt all questions.                                                                       |              |  |
|        |     |            | ake suitable assumptions wherever necessary.                                               |              |  |
|        | 3.  | Fig        | gures to the right indicate full marks.                                                    |              |  |
| Q.1    |     | (a)        | inverting mode with two resistors. Obtain expressions of their voltage                     | 07           |  |
|        |     | (1.)       | gain.                                                                                      | 07           |  |
|        |     | <b>(b)</b> | Explain the following parameters of OP-AMP:  (i) Slew rate                                 | 07           |  |
|        |     |            | (ii) Common Mode Rejection Ratio                                                           |              |  |
|        |     |            | (iii) Power Supply rejection Ratio                                                         |              |  |
|        |     |            | (iv) Input Offset Voltage                                                                  |              |  |
| Q.2    |     | (a)        | Explain the following methods of D/A conversion:                                           | <b>07</b>    |  |
|        |     |            | (i) Parallel method                                                                        |              |  |
|        |     |            | (ii) Weighting method                                                                      |              |  |
|        |     | (b)        | (iii) Counter method  Draw the circuit diagram of a full wave bridge rectifier. Obtain the | 07           |  |
|        |     | <b>(b)</b> | expression of average and rms value of load voltage for resistive load.  OR                | U7           |  |
|        |     | <b>(b)</b> | Explain the successive approximation A/D converter.                                        | 07           |  |
|        |     | ` /        | 11                                                                                         |              |  |
| Q.3    |     | (a)        | Draw the basic circuit diagram of a BiCMOS inverter with resistive                         | <b>07</b>    |  |
|        |     | <b>.</b>   | load. Discuss the switching delay in BiCMOS logic circuits.                                |              |  |
|        |     | <b>(b)</b> | Write a short note on BiCMOS applications.                                                 | 07           |  |
| Q.3    |     | (a)        | OR Write short notes on:                                                                   | 07           |  |
| Ų.J    |     | (a)        | (i) Controllability and Observability                                                      | U/           |  |

inverter. **Q.4** 

**07** 

**07** 

- Write short notes on:
  - (i) Scan-Based Techniques
  - (ii) Buil-In Self Test Techniques

(ii) Ad Hoc testable Design Techniques

**(b)** Consider a CMOS inverter circuit with the following parameters:

(b) Obtain the expressions of  $V_{OH}$ ,  $V_{OL}$ ,  $V_{IL}$  and  $V_{IH}$  of a resistive load CMOS 07

 $V_{DD} = 3.3 \text{ V}$ 

$$\begin{split} V_{DD} &= 5.3 \text{ V} \\ V_{TO,n} &= 0.6 \text{ V} \\ V_{TO,p} &= -0.7 \text{ V} \\ K_n &= 200 \text{ } \mu \text{ A} / \text{V}^2 \\ K_p &= 80 \text{ } \mu \text{ A} / \text{V}^2 \\ K_R &= 2.5 \end{split}$$

Calculate the noise margins of the circuit.

OR

| Q.4 | (a)        | Draw the models for Electro Static Discharge testing. Also draw a typical ESD protection network circuit.                | 07 |
|-----|------------|--------------------------------------------------------------------------------------------------------------------------|----|
|     | <b>(b)</b> | Write a short note on Electromagnetic Compatibilty.                                                                      | 07 |
| Q.5 | (a)        | Obtain the expression of switching power dissipation of CMOS inverter.                                                   | 07 |
|     | <b>(b)</b> | Discuss the issues related to grounding of Electronic Systems in brief.  OR                                              | 07 |
| Q.5 | (a)        | Draw the typical circuit diagrams of a typical active low pass, high pass and band pass filters.                         | 07 |
|     | <b>(b)</b> | Enlist the important packaging concerns of Electronic circuits. Explain the following package types: DIP,PGA,CCP,QFP,MCM | 07 |

\*\*\*\*\*